## Baud rate register (USART\_BRR)

The baud counters stop counting if the TE or RE bits are disabled respectively.

Address offset: 0x08 Reset value: 0x0000

| 31                 | 30       | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20                | 19 | 18 | 17 | 16 |
|--------------------|----------|----|----|----|----|----|----|----|----|----|-------------------|----|----|----|----|
|                    | Roserved |    |    |    |    |    |    |    |    |    |                   |    |    |    |    |
| 15                 | 14       | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4                 | 3  | 2  | 1  | 0  |
| DIV_Mantissa[11:0] |          |    |    |    |    |    |    |    |    |    | DIV_Fraction[3:0] |    |    |    |    |
| rw                 | rw       | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw                | rw | rw | rw | nw |

Bits 31:16 Reserved, forced by hardware to 0.

Bits 15:4 DIV\_Mantissa[11:0]: mantissa of USARTDIV

These 12 bits define the mantissa of the USART Divider (USARTDIV)

Bits 3:0 DIV\_Fraction[3:0]: fraction of USARTDIV

These 4 bits define the fraction of the USART Divider (USARTDIV)